@ This file is part of Luma3DS @ Copyright (C) 2016 Aurora Wright, TuxSH @ @ This program is free software: you can redistribute it and/or modify @ it under the terms of the GNU General Public License as published by @ the Free Software Foundation, either version 3 of the License, or @ (at your option) any later version. @ @ This program is distributed in the hope that it will be useful, @ but WITHOUT ANY WARRANTY; without even the implied warranty of @ MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the @ GNU General Public License for more details. @ @ You should have received a copy of the GNU General Public License @ along with this program. If not, see . @ @ Additional Terms 7.b of GPLv3 applies to this file: Requiring preservation of specified @ reasonable legal notices or author attributions in that material or in the Appropriate Legal @ Notices displayed by works containing it. @ Thanks to the numerous people who took part in writing this file .section .text.start .align 4 .global _start _start: @ Disable interrupts and switch to supervisor mode (also clear flags) mov r4, #0x13 orr r4, #0x1C0 msr cpsr_cxsf, r4 mov r9, r0 mov r10, r1 mov r11, r2 @ Change the stack pointer mov sp, #0x08100000 @ Disable caches / MPU mrc p15, 0, r4, c1, c0, 0 @ read control register bic r4, #(1<<16) @ - DTCM disable bic r4, #(1<<12) @ - instruction cache disable bic r4, #(1<<2) @ - data cache disable bic r4, #(1<<0) @ - MPU disable mcr p15, 0, r4, c1, c0, 0 @ write control register @ Invalidate both caches, discarding any data they may contain, @ then drain the write buffer mov r4, #0 mcr p15, 0, r4, c7, c5, 0 mcr p15, 0, r4, c7, c6, 0 mcr p15, 0, r4, c7, c10, 4 @ Give read/write access to all the memory regions ldr r0, =0x33333333 mcr p15, 0, r0, c5, c0, 2 @ write data access mcr p15, 0, r0, c5, c0, 3 @ write instruction access @ Set MPU permissions and cache settings ldr r0, =0xFFFF001D @ ffff0000 32k | bootrom (unprotected part) ldr r1, =0xFFF0801B @ fff00000 16k | dtcm ldr r2, =0x01FF801D @ 01ff8000 32k | itcm ldr r3, =0x08000027 @ 08000000 1M | arm9 mem ldr r4, =0x10000029 @ 10000000 2M | io mem (ARM9 / first 2MB) ldr r5, =0x20000035 @ 20000000 128M | fcram ldr r6, =0x1FF00027 @ 1FF00000 1M | dsp / axi wram ldr r7, =0x1800002D @ 18000000 8M | vram (+ 2MB) mov r8, #0x29 mcr p15, 0, r0, c6, c0, 0 mcr p15, 0, r1, c6, c1, 0 mcr p15, 0, r2, c6, c2, 0 mcr p15, 0, r3, c6, c3, 0 mcr p15, 0, r4, c6, c4, 0 mcr p15, 0, r5, c6, c5, 0 mcr p15, 0, r6, c6, c6, 0 mcr p15, 0, r7, c6, c7, 0 mcr p15, 0, r8, c3, c0, 0 @ Write bufferable 0, 3, 5 mcr p15, 0, r8, c2, c0, 0 @ Data cacheable 0, 3, 5 mcr p15, 0, r8, c2, c0, 1 @ Inst cacheable 0, 3, 5 @ Set DTCM address and size to the default values ldr r1, =0xFFF0000A @ set DTCM address and size mcr p15, 0, r1, c9, c1, 0 @ set the dtcm Region Register @ Enable caches / MPU / ITCM mrc p15, 0, r0, c1, c0, 0 @ read control register orr r0, r0, #(1<<18) @ - ITCM enable orr r0, r0, #(1<<16) @ - DTCM enable orr r0, r0, #(1<<13) @ - alternate exception vectors enable orr r0, r0, #(1<<12) @ - instruction cache enable orr r0, r0, #(1<<2) @ - data cache enable orr r0, r0, #(1<<0) @ - MPU enable mcr p15, 0, r0, c1, c0, 0 @ write control register @ Clear BSS ldr r0, =__bss_start mov r1, #0 ldr r2, =__bss_end sub r2, r0 bl memset32 mov r0, r9 mov r1, r10 mov r2, r11 b main